Part Number Hot Search : 
14051 56MC56F IRF7701 NCE4435 HVC10F BU102S SR360 NCP150
Product Description
Full Text Search
 

To Download AD5332 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 a
2.5 V to 5.5 V, 230 A, Parallel Interface Dual Voltage-Output 8-/10-/12-Bit DACs AD5332/AD5333/AD5342/AD5343*
GENERAL DESCRIPTION
FEATURES AD5332: Dual 8-Bit DAC in 20-Lead TSSOP AD5333: Dual 10-Bit DAC in 24-Lead TSSOP AD5342: Dual 12-Bit DAC in 28-Lead TSSOP AD5343: Dual 12-Bit DAC in 20-Lead TSSOP Low Power Operation: 230 A @ 3 V, 300 A @ 5 V via PD Pin Power-Down to 80 nA @ 3 V, 200 nA @ 5 V 2.5 V to 5.5 V Power Supply Double-Buffered Input Logic Guaranteed Monotonic by Design Over All Codes Buffered/Unbuffered Reference Input Options Output Range: 0-V REF or 0-2 V REF Power-On Reset to Zero Volts Simultaneous Update of DAC Outputs via LDAC Pin Asynchronous CLR Facility Low Power Parallel Data Interface On-Chip Rail-to-Rail Output Buffer Amplifiers Temperature Range: -40 C to +105 C APPLICATIONS Portable Battery-Powered Instruments Digital Gain and Offset Adjustment Programmable Voltage and Current Sources Programmable Attenuators Industrial Process Control
The AD5332/AD5333/AD5342/AD5343 are dual 8-, 10-, and 12-bit DACs. They operate from a 2.5 V to 5.5 V supply consuming just 230 A at 3 V, and feature a power-down pin, PD that further reduces the current to 80 nA. These devices incorporate an on-chip output buffer that can drive the output to both supply rails, while the AD5333 and AD5342 allow a choice of buffered or unbuffered reference input. The AD5332/AD5333/AD5342/AD5343 have a parallel interface. CS selects the device and data is loaded into the input registers on the rising edge of WR. The GAIN pin on the AD5333 and AD5342 allows the output range to be set at 0 V to VREF or 0 V to 2 x VREF. Input data to the DACs is double-buffered, allowing simultaneous update of multiple DACs in a system using the LDAC pin. An asynchronous CLR input is also provided, which resets the contents of the Input Register and the DAC Register to all zeros. These devices also incorporate a power-on reset circuit that ensures that the DAC output powers on to 0 V and remains there until valid data is written to the device. The AD5332/AD5333/AD5342/AD5343 are available in Thin Shrink Small Outline Packages (TSSOP).
AD5332 FUNCTIONAL BLOCK DIAGRAM (Other Diagrams Inside)
VREFA VDD
POWER-ON RESET DB7 . . . DB0 INTERFACE LOGIC INPUT REGISTER DAC REGISTER 8-BIT DAC INPUT REGISTER DAC REGISTER
AD5332
8-BIT DAC
BUFFER
VOUTA
CS WR A0
BUFFER
VOUTB
CLR LDAC
RESET
POWER-DOWN LOGIC
VREFB
PD
GND
*Protected by U.S. Patent Number 5,969,657; other patents pending.
REV. 0
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 World Wide Web Site: http://www.analog.com Fax: 781/326-8703 (c) Analog Devices, Inc., 2000
AD5332/AD5333/AD5342/AD5343-SPECIFICATIONS noted.) (V = 2.5 V to 5.5 V, V = 2 V. R = 2 k to GND; C =200 pF to GND; all specifications T to T unless otherwise
DD REF L L MIN MAX
Parameter1 DC PERFORMANCE AD5332 Resolution Relative Accuracy Differential Nonlinearity AD5333 Resolution Relative Accuracy Differential Nonlinearity AD5342/AD5343 Resolution Relative Accuracy Differential Nonlinearity Offset Error Gain Error Lower Deadband5 Upper Deadband Offset Error Drift6 Gain Error Drift6 DC Power Supply Rejection Ratio6 DC Crosstalk6 DAC REFERENCE INPUT6 VREF Input Range VREF Input Impedance
3, 4
Min
B Version Typ Max
2
Unit
Conditions/Comments
8 0.15 0.02 10 0.5 0.05 12 2 0.2 0.4 0.15 10 10 -12 -5 -60 200
1 0.25 4 0.5 16 1 3 1 60 60
Bits LSB LSB Bits LSB LSB Bits LSB LSB % of FSR % of FSR mV mV ppm of FSR/C ppm of FSR/C dB V
Guaranteed Monotonic By Design Over All Codes
Guaranteed Monotonic By Design Over All Codes
Guaranteed Monotonic By Design Over All Codes
Lower Deadband Exists Only if Offset Error Is Negative VDD = 5 V. Upper Deadband Exists Only if VREF = VDD VDD = 10% RL = 2 k to GND, 2 k to VDD; CL = 200 pF to GND; Gain = 0 Buffered Reference (AD5333 and AD5342) Unbuffered Reference Buffered Reference (AD5333 and AD5342) Unbuffered Reference. Gain = 1, Input Impedance = RDAC Unbuffered Reference. Gain = 2, Input Impedance = RDAC Frequency = 10 kHz Frequency = 10 kHz (AD5332, AD5333, and AD5342) Rail-to-Rail Operation
1 0.25 >10 180 90 -90 -90
VDD VDD
Reference Feedthrough Channel-to-Channel Isolation OUTPUT CHARACTERISTICS6 Minimum Output Voltage4, 7 Maximum Output Voltage4, 7 DC Output Impedance Short Circuit Current Power-Up Time LOGIC INPUTS6 Input Current VIL, Input Low Voltage
V V M k k dB dB V min V max mA mA s s A V V V V V V pF V A A A A
0.001 VDD - 0.001 0.5 25 16 2.5 5 1 0.8 0.6 0.5 2.4 2.1 2.0 3.5 2.5 300 230 5.5 450 350
VDD = 5 V VDD = 3 V Coming Out of Power-Down Mode. VDD = 5 V Coming Out of Power-Down Mode. VDD = 3 V
VIH, Input High Voltage
VDD = 5 V 10% VDD = 3 V 10% VDD = 2.5 V VDD = 5 V 10% VDD = 3 V 10% VDD = 2.5 V
Pin Capacitance POWER REQUIREMENTS VDD IDD (Normal Mode) VDD = 4.5 V to 5.5 V VDD = 2.5 V to 3.6 V IDD (Power-Down Mode) VDD = 4.5 V to 5.5 V VDD = 2.5 V to 3.6 V
All DACs active and excluding load currents Unbuffered Reference. VIH = VDD, VIL = GND. IDD increases by 50 A at VREF > VDD - 100 mV. In Buffered Mode extra current is (5 +VREF/RDAC) A.
0.2 0.08
1 1
NOTES 1 See Terminology section. 2 Temperature range: B Version: -40C to +105C; typical specifications are at 25C. 3 Linearity is tested using a reduced code range: AD5332 (Code 8 to 255); AD5333 (Code 28 to 1023); AD5342/AD5343 (Code 115 to 4095). 4 DC specifications tested with outputs unloaded. 5 This corresponds to x codes. x = Deadband voltage/LSB size. 6 Guaranteed by design and characterization, not production tested. 7 In order for the amplifier output to reach its minimum voltage, Offset Error must be negative. In order for the amplifier output to reach its maximum voltage, V REF = VDD and "Offset plus Gain" Error must be positive. Specifications subject to change without notice.
-2-
REV. 0
AD5332/AD5333/AD5342/AD5343 AC CHARACTERISTICS1 otherwise noted.)
Parameter
2
(VDD = 2.5 V to 5.5 V. RL = 2 k
B Version3 Min Typ Max 6 7 8 8 0.7 6 0.5 3 0.5 3.5 200 -70 8 9 10 10
to GND; CL = 200 pF to GND; all specifications TMIN to TMAX unless
Unit s s s s V/s nV-s nV-s nV-s nV-s nV-s kHz dB
Conditions/Comments VREF = 2 V. See Figure 20 1/4 Scale to 3/4 Scale Change (40 H to C0 H) 1/4 Scale to 3/4 Scale Change (100 H to 300 H) 1/4 Scale to 3/4 Scale Change (400 H to C00 H) 1/4 Scale to 3/4 Scale Change (400 H to C00 H) 1 LSB Change Around Major Carry
Output Voltage Settling Time AD5332 AD5333 AD5342 AD5343 Slew Rate Major Code Transition Glitch Energy Digital Feedthrough Digital Crosstalk Analog Crosstalk DAC-to-DAC Crosstalk Multiplying Bandwidth Total Harmonic Distortion
VREF = 2 V 0.1 V p-p. Unbuffered Mode VREF = 2.5 V 0.1 V p-p. Frequency = 10 kHz
NOTES 1 Guaranteed by design and characterization, not production tested. 2 See Terminology section. 3 Temperature range: B Version: -40C to +105C; typical specifications are at 25C. Specifications subject to change without notice.
TIMING CHARACTERISTICS1, 2, 3 (V
Parameter t1 t2 t3 t4 t5 t6 t7 t8 t9 t10 t11 t12 t13 t14 t15 Limit at TMIN, TMAX 0 0 20 5 4.5 5 5 4.5 5 4.5 20 20 50 20 0
DD
= 2.5 V to 5.5 V, All specifications TMIN to TMAX unless otherwise noted.)
Unit ns min ns min ns min ns min ns min ns min ns min ns min ns min ns min ns min ns min ns min ns min ns min Condition/Comments CS to WR Setup Time CS to WR Hold Time WR Pulsewidth Data, GAIN, BUF, HBEN Setup Time Data, GAIN, BUF, HBEN Hold Time Synchronous Mode. WR Falling to LDAC Falling Synchronous Mode. LDAC Falling to WR Rising Synchronous Mode. WR Rising to LDAC Rising Asynchronous Mode. LDAC Rising to WR Rising Asynchronous Mode. WR Rising to LDAC Falling LDAC Pulsewidth CLR Pulsewidth Time Between WR Cycles A0 Setup Time A0 Hold Time
NOTES 1 Guaranteed by design and characterization, not production tested. 2 All input signals are specified with tr = tf = 5 ns (10% to 90% of V DD) and timed from a voltage level of (V IL + VIH)/2. 3 See Figure 1. Specifications subject to change without notice.
t1
CS
t2 t3 t 13 t4 t5
WR DATA, GAIN, BUF, HBEN LDAC1
t6
t7
t8
t9
LDAC2 CLR A0
t 10
t 11
t 14
t 15
t 12
1SYNCHRONOUS LDAC UPDATE MODE 2ASYNCHRONOUS LDAC UPDATE MODE
Figure 1. Parallel Interface Timing Diagram
REV. 0
-3-
AD5332/AD5333/AD5342/AD5343
ABSOLUTE MAXIMUM RATINGS*
(TA = 25C unless otherwise noted)
VDD to GND . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to +7 V Digital Input Voltage to GND . . . . . . . -0.3 V to VDD + 0.3 V Digital Output Voltage to GND . . . . . -0.3 V to VDD + 0.3 V Reference Input Voltage to GND . . . . -0.3 V to VDD + 0.3 V VOUT to GND . . . . . . . . . . . . . . . . . . . -0.3 V to VDD + 0.3 V Operating Temperature Range Industrial (B Version) . . . . . . . . . . . . . . . -40C to +105C Storage Temperature Range . . . . . . . . . . . . -65C to +150C Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . . . 150C TSSOP Package Power Dissipation . . . . . . . . . . . . . . . (TJ max - TA)/JA mW JA Thermal Impedance (20-Lead TSSOP) . . . . . 143C/W
JA Thermal Impedance (24-Lead TSSOP) . . . . . 128C/W JA Thermal Impedance (28-Lead TSSOP) . . . . 97.9C/W JC Thermal Impedance (20-Lead TSSOP) . . . . . . 45C/W JC Thermal Impedance (24-Lead TSSOP) . . . . . . 42C/W JC Thermal Impedance (28-Lead TSSOP) . . . . . . 14C/W Reflow Soldering Peak Temperature . . . . . . . . . . . . . . . . . . . . . 220 +5/-0C Time at Peak Temperature . . . . . . . . . . . . 10 sec to 40 sec
*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
ORDERING GUIDE
Model AD5332BRU AD5333BRU AD5342BRU AD5343BRU
Temperature Range -40C to +105C -40C to +105C -40C to +105C -40C to +105C
Package Description TSSOP (Thin Shrink Small Outline Package) TSSOP (Thin Shrink Small Outline Package) TSSOP (Thin Shrink Small Outline Package) TSSOP (Thin Shrink Small Outline Package)
Package Option RU-20 RU-24 RU-28 RU-20
CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD5332/AD5333/AD5342/AD5343 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.
WARNING!
ESD SENSITIVE DEVICE
-4-
REV. 0
AD5332/AD5333/AD5342/AD5343
AD5332 FUNCTIONAL BLOCK DIAGRAM
VREFA VDD
AD5332 PIN CONFIGURATION
VREFB 1
POWER-ON RESET DB7 . . . DB0 INTERFACE LOGIC INPUT REGISTER DAC REGISTER 8-BIT DAC BUFFER VOUTB INPUT REGISTER DAC REGISTER
20 19 18 17
DB7 DB6 DB5 DB4 DB3
AD5332
VREFA 2 VOUTA 3 VOUTB 4 8-BIT
8-BIT DAC
BUFFER
VOUTA
GND 5 CS 6
AD5332
16
TOP VIEW 15 DB 2 (Not to Scale) 14 DB1 WR 7 A0 8 CLR 9 LDAC 10
13 12 11
CS WR A0
DB0 VDD PD
CLR LDAC
RESET
POWER-DOWN LOGIC
VREFB
PD
GND
AD5332 PIN FUNCTION DESCRIPTIONS
Pin No. 1 2 3 4 5 6 7 8 9 10 11 12 13-20
Mnemonic VREFB VREFA VOUTA VOUTB GND CS WR A0 CLR LDAC PD VDD DB0-DB7
Function Unbuffered reference input for DAC B. Unbuffered reference input for DAC A. Output of DAC A. Buffered output with rail-to-rail operation. Output of DAC B. Buffered output with rail-to-rail operation. Ground reference point for all circuitry on the part. Active low Chip Select Input. This is used in conjunction with WR to write data to the parallel interface. Active low Write Input. This is used in conjunction with CS to write data to the parallel interface. Address pin for selecting which DAC A and DAC B. Asynchronous active low control input that clears all input registers and DAC registers to zeros. Active low control input that updates the DAC registers with the contents of the input registers. This allows all DAC outputs to be simultaneously updated. Power-Down Pin. This active low control pin puts all DACs into power-down mode. Power Supply Pin. These parts can operate from 2.5 V to 5.5 V and the supply should be decoupled with a 10 F capacitor in parallel with a 0.1 F capacitor to GND. Eight Parallel Data Inputs. DB7 is the MSB of these eight bits.
REV. 0
-5-
AD5332/AD5333/AD5342/AD5343
AD5333 FUNCTIONAL BLOCK DIAGRAM
VREFA VDD
GAIN 1
24 DB9 23 DB8 22 DB7
AD5333 PIN CONFIGURATION
AD5333
POWER-ON RESET BUF GAIN DB9 . . . DB0 CS WR A0 INPUT REGISTER DAC REGISTER 10-BIT DAC BUFFER VOUTA
BUF 2 VREFB 3 VREFA 4 VOUTA 5 VOUTB 6 CS 8 10-BIT
21 DB6 20 DB5
TOP VIEW 19 DB4 GND 7 (Not to Scale) 18 DB3
17 DB2 16 DB1 15 DB0 14 VDD 13 PD
AD5333
INTERFACE LOGIC INPUT REGISTER DAC REGISTER RESET 10-BIT DAC BUFFER VOUTB
WR 9 A0 10 CLR 11 LDAC 12
CLR LDAC
POWER-DOWN LOGIC
VREFB
PD GND
AD5333 PIN FUNCTION DESCRIPTIONS
Pin No. 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15-24
Mnemonic GAIN BUF VREFB VREFA VOUTA VOUTB GND CS WR A0 CLR LDAC PD VDD DB0-DB9
Function Gain Control Pin. This controls whether the output range from the DAC is 0-VREF or 0-2 VREF. Buffer Control Pin. This pin controls whether the reference input to the DAC is buffered or unbuffered. Reference input for DAC B. Reference input for DAC A. Output of DAC A. Buffered output with rail-to-rail operation. Output of DAC B. Buffered output with rail-to-rail operation. Ground reference point for all circuitry on the part. Active Low Chip Select Input. This is used in conjunction with WR to write data to the parallel interface. Active Low Write Input. This is used in conjunction with CS to write data to the parallel interface. Address pin for selecting between DAC A and DAC B. Asynchronous active-low control input that clears all input registers and DAC registers to zeros. Active-low control input that updates the DAC registers with the contents of the input registers. This allows all DAC outputs to be simultaneously updated. Power-Down Pin. This active low control pin puts all DACs into power-down mode. Power Supply Pin. These parts can operate from 2.5 V to 5.5 V and the supply should be decoupled with a 10 F capacitor in parallel with a 0.1 F capacitor to GND. 10 Parallel Data Inputs. DB9 is the MSB of these 10 bits.
-6-
REV. 0
AD5332/AD5333/AD5342/AD5343
AD5342 FUNCTIONAL BLOCK DIAGRAM
VREFA VDD
AD5342 PIN CONFIGURATION
GAIN 1
28 27 26 25 24
DB11 DB10 DB9 DB8 DB7 DB6
AD5342
POWER-ON RESET INPUT REGISTER DAC REGISTER 12-BIT DAC BUFFER VOUTA
BUF 2 VREFB 3 VREFA 4 VOUTA 5 VOUTB 6 NC 7 12-BIT
DB.11 . . DB0 CS WR A0
INTERFACE LOGIC INPUT REGISTER DAC REGISTER RESET 12-BIT DAC BUFFER VOUTB
TOP VIEW 22 DB5 NC 8 (Not to Scale) 21 DB4 GND 9 CS 10 WR 11 A0 12 CLR 13
POWER-DOWN LOGIC
20 19 18 17 16 15
AD5342
23
DB3 DB2 DB1 DB0 VDD PD
LDAC 14
CLR LDAC
NC = NO CONNECT
VREFB
PD
GND
AD5342 PIN FUNCTION DESCRIPTIONS
Pin No. 1 2 3 4 5 6 7, 8 9 10 11 12 13 14 15 16 17-28
Mnemonic GAIN BUF VREFB VREFA VOUTA VOUTB NC GND CS WR A0 CLR LDAC PD VDD DB0-DB11
Function Gain Control Pin. This controls whether the output range from the DAC is 0-VREF or 0-2 VREF. Buffer Control Pin. This pin controls whether the reference input to the DAC is buffered or unbuffered. Reference Input for DAC B. Reference Input for DAC A. Output of DAC A. Buffered output with rail-to-rail operation. Output of DAC B. Buffered output with rail-to-rail operation. No Connect. Ground reference point for all circuitry on the part. Active Low Chip Select Input. This is used in conjunction with WR to write data to the parallel interface. Active low Write Input. This is used in conjunction with CS to write data to the parallel interface. Address pin for selecting between DAC A and DAC B. Asynchronous active low control input that clears all input registers and DAC registers to zeros. Active low control input that updates the DAC registers with the contents of the input registers. This allows all DAC outputs to be simultaneously updated. Power-Down Pin. This active low control pin puts all DACs into power-down mode. Power Supply Pin. These parts can operate from 2.5 V to 5.5 V and the supply should be decoupled with a 10 F capacitor in parallel with a 0.1 F capacitor to GND. 12 Parallel Data Inputs. DB11 is the MSB of these 12 bits.
REV. 0
-7-
AD5332/AD5333/AD5342/AD5343
AD5343 FUNCTIONAL BLOCK DIAGRAM
VREF POWER-ON RESET VDD
AD5343 PIN CONFIGURATION
HBEN 1 VREF
2
20 19 18 17
DB7 DB6 DB5 DB4 DB3
AD5343
HIGH BYTE REGISTER DB7 . . . . . . DB0 HBEN CS WR A0 LOW BYTE REGISTER DAC REGISTER 12-BIT DAC BUFFER VOUTB INTERFACE LOGIC HIGH BYTE REGISTER
VOUTA 3 VOUTB 4 GND 5 CS 6 12-BIT
AD5343
16
LOW BYTE REGISTER
DAC REGISTER
12-BIT DAC
BUFFER
VOUTA
TOP VIEW 15 DB 2 (Not to Scale) 14 DB1 WR 7 A0 8 CLR LDAC
9 10 13 12 11
DB0 VDD PD
CLR LDAC
RESET POWER-DOWN LOGIC
PD
GND
AD5343 PIN FUNCTION DESCRIPTIONS
Pin No. 1 2 3 4 5 6 7 8 9 10 11 12 13-20
Mnemonic HBEN VREF VOUTA VOUTB GND CS WR A0 CLR LDAC PD VDD DB0-DB7
Function This pin is used when writing to the device to determine if data is written to the high byte register or the low byte register. Unbuffered reference input for both DACs. Output of DAC A. Buffered output with rail-to-rail operation. Output of DAC B. Buffered output with rail-to-rail operation. Ground reference point for all circuitry on the part. Active Low Chip Select Input. This is used in conjunction with WR to write data to the parallel interface. Active Low Write Input. This is used in conjunction with CS to write data to the parallel interface. Address pin for selecting between DAC A and DAC B. Asynchronous active low control input that clears all input registers and DAC registers to zeros. Active low control input that updates the DAC registers with the contents of the input registers. This allows all DAC outputs to be simultaneously updated. Power-Down Pin. This active low control pin puts all DACs into power-down mode. Power Supply Pin. These parts can operate from 2.5 V to 5.5 V and the supply should be decoupled with a 10 F capacitor in parallel with a 0.1 F capacitor to GND. Eight Parallel Data Inputs. DB7 is the MSB of these eight bits.
-8-
REV. 0
AD5332/AD5333/AD5342/AD5343
TERMINOLOGY
RELATIVE ACCURACY
For the DAC, Relative Accuracy or Integral Nonlinearity (INL) is a measure of the maximum deviation, in LSBs, from a straight line passing through the actual endpoints of the DAC transfer function. Typical INL versus Code plot can be seen in Figures 5, 6, and 7.
DIFFERENTIAL NONLINEARITY
GAIN ERROR AND OFFSET ERROR ACTUAL OUTPUT VOLTAGE
Differential Nonlinearity (DNL) is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of 1 LSB maximum ensures monotonicity. This DAC is guaranteed monotonic by design. Typical DNL versus Code plot can be seen in Figures 8, 9, and 10.
OFFSET ERROR
IDEAL
POSITIVE OFFSET DAC CODE
This is a measure of the offset error of the DAC and the output amplifier. It is expressed as a percentage of the full-scale range. If the offset voltage is positive, the output voltage will still be positive at zero input code. This is shown in Figure 3. Because the DACs operate from a single supply, a negative offset cannot appear at the output of the buffer amplifier. Instead, there will be a code close to zero at which the amplifier output saturates (amplifier footroom). Below this code there will be a deadband over which the output voltage will not change. This is illustrated in Figure 4.
GAIN ERROR
Figure 3. Positive Offset Error and Gain Error
GAIN ERROR AND OFFSET ERROR IDEAL OUTPUT VOLTAGE
This is a measure of the span error of the DAC (including any error in the gain of the buffer amplifier). It is the deviation in slope of the actual DAC transfer characteristic from the ideal expressed as a percentage of the full-scale range. This is illustrated in Figure 2.
ACTUAL
NEGATIVE OFFSET
DAC CODE
POSITIVE GAIN ERROR NEGATIVE GAIN ERROR
DEADBAND CODES AMPLIFIER FOOTROOM (~ 1mV)
ACTUAL
OUTPUT VOLTAGE IDEAL
NEGATIVE OFFSET
DAC CODE
Figure 2. Gain Error
Figure 4. Negative Offset Error and Gain Error
REV. 0
-9-
AD5332/AD5333/AD5342/AD5343
OFFSET ERROR DRIFT DIGITAL CROSSTALK
This is a measure of the change in Offset Error with changes in temperature. It is expressed in (ppm of full-scale range)/C.
GAIN ERROR DRIFT
This is the glitch impulse transferred to the output of one DAC at midscale in response to a full-scale code change (all 0s to all 1s and vice versa) in the input register of the other DAC. It is expressed in nV-secs.
ANALOG CROSSTALK
This is a measure of the change in Gain Error with changes in temperature. It is expressed in (ppm of full-scale range)/C.
POWER-SUPPLY REJECTION RATIO (PSRR)
This indicates how the output of the DAC is affected by changes in the supply voltage. PSRR is the ratio of the change in VOUT to a change in VDD for full-scale output of the DAC. It is measured in dBs. VREF is held at 2 V and VDD is varied 10%.
DC CROSSTALK
This is the glitch impulse transferred to the output of one DAC due to a change in the output of the other DAC. It is measured by loading one of the input registers with a full-scale code change (all 0s to all 1s and vice versa) while keeping LDAC high. Then pulse LDAC low and monitor the output of the DAC whose digital code was not changed. The area of the glitch is expressed in nV-secs.
DAC-TO-DAC CROSSTALK
This is the dc change in the output level of one DAC at midscale in response to a full-scale code change (all 0s to all 1s and vice versa) and output change of the other DAC. It is expressed in V.
REFERENCE FEEDTHROUGH
This is the ratio of the amplitude of the signal at the DAC output to the reference input when the DAC output is not being updated (i.e., LDAC is high). It is expressed in dBs.
CHANNEL-TO-CHANNEL ISOLATION
This is the glitch impulse transferred to the output of one DAC due to a digital code change and subsequent output change of the other DAC. This includes both digital and analog crosstalk. It is measured by loading one of the DACs with a full-scale code change (all 0s to all 1s and vice versa) with the LDAC pin set low and monitoring the output of the other DAC. The energy of the glitch is expressed in nV-secs.
MULTIPLYING BANDWIDTH
This is a ratio of the amplitude of the signal at the output of one DAC to a sine wave on the reference input of the other DAC. It is measured by grounding one VREF pin and applying a 10 kHz, 4 V peak-to-peak sine wave to the other VREF pin. It is expressed in dBs.
MAJOR-CODE TRANSITION GLITCH ENERGY
The amplifiers within the DAC have a finite bandwidth. The Multiplying Bandwidth is a measure of this. A sine wave on the reference (with full-scale code loaded to the DAC) appears on the output. The Multiplying Bandwidth is the frequency at which the output amplitude falls to 3 dB below the input.
TOTAL HARMONIC DISTORTION
Major-Code Transition Glitch Energy is the energy of the impulse injected into the analog output when the DAC changes state. It is normally specified as the area of the glitch in nV secs and is measured when the digital code is changed by 1 LSB at the major carry transition (011 . . . 11 to 100 . . . 00 or 100 . . . 00 to 011 . . . 11).
DIGITAL FEEDTHROUGH
This is the difference between an ideal sine wave and its attenuated version using the DAC. The sine wave is used as the reference for the DAC and the THD is a measure of the harmonics present on the DAC output. It is measured in dBs.
Digital Feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital input pins of the device but is measured when the DAC is not being written to (CS held high). It is specified in nV secs and is measured with a full-scale change on the digital input pins, i.e. from all 0s to all 1s and vice versa.
-10-
REV. 0
Typical Performance Characteristics- AD5332/AD5333/AD5342/AD5343
1.0 TA = 25 C VDD = 5V 0.5
INL ERROR - LSBs
INL ERROR - LSBs
3 2
12
TA = 25 C VDD = 5V
8
TA = 25 C VDD = 5V
INL ERROR - LSBs
1
4 0
0
0
-1
-4
-0.5 -2
-8 -12
-1.0
0
50
100
150 CODE
200
250
-3
0
200
400 600 CODE
800
1000
0
1000
2000 CODE
3000
4000
Figure 5. AD5332 Typical INL Plot
Figure 6. AD5333 Typical INL Plot
Figure 7. AD5342 Typical INL Plot
0.3 TA = 25 C VDD = 5V
0.6 TA = 25 C VDD = 5V 0.4
DNL ERROR - LSBs
1.0 TA = 25 C VDD = 5V
DNL ERROR - LSBs
0 200 400 600 CODE 800 1000
0.2
DNL ERROR - LSBs
0.5
0.1
0.2
0
0
0
-0.1
-0.2 -0.4 -0.6
-0.5
-0.2
-0.3
0
50
100 150 CODE
200
250
-1
0
1000
2000 CODE
3000
4000
Figure 8. AD5332 Typical DNL Plot
Figure 9. AD5333 Typical DNL Plot
Figure 10. AD5342 Typical DNL Plot
1.00 0.75 0.50 ERROR - LSBs ERROR - LSBs 0.25 0.00 -0.25 -0.50 -0.75 -1.00 MAX INL MAX DNL MIN DNL MIN INL VDD = 5V TA = 25 C
1.00 0.75 0.50 MAX DNL 0.25 0 -0.25 MIN INL -0.50 -0.75 MIN DNL MAX INL VDD = 5V VREF = 2V
1.0 VDD = 5V VREF = 2V 0.5
ERROR - %
GAIN ERROR 0.0
OFFSET ERROR -0.5
2
3 VREF - V
4
5
-1.00 -40
0
40 80 TEMPERATURE - C
120
-1.0 -40
0
40 80 TEMPERATURE - C
120
Figure 11. AD5332 INL and DNL Error vs. VREF
Figure 12. AD5332 INL Error and DNL Error vs. Temperature
Figure 13. AD5332 Offset Error and Gain Error vs. Temperature
REV. 0
-11-
AD5332/AD5333/AD5342/AD5343
0.2 0.1 0
TA = 25 C VREF = 2V GAIN ERROR
5
5V SOURCE
400 350 300
3V SOURCE
TA = 25 C VREF = 2V
VDD = 5.5V
4
VDD = 3.6V
ERROR - %
IDD - A
3V SINK 5V SINK
-0.1 -0.2 -0.3 -0.4 -0.5 -0.6
OFFSET ERROR
VOUT - Volts
3
250 200 150 100
2
1
50 0 ZERO-SCALE DAC CODE
0
0 1 2 4 3 VDD - Volts 5 6
0
1 3 4 2 5 SINK/SOURCE CURRENT - mA
6
FULL-SCALE
Figure 14. Offset Error and Gain Error vs. VDD
Figure 15. VOUT Source and Sink Current Capability
Figure 16. Supply Current vs. DAC Code
400 TA = 25 C
0.5 TA = 25 C 0.4
1600 TA = 25 C 1400 1200 1000 800 600 400 VDD = 5V VDD = 3V 0 1 2 3 VLOGIC - V 4 5
300
IDD - A
IDD - A
200
0.2
100
0.1 200
IDD - A
0.3
0 2.5
3.0
3.5
4.0 VDD - V
4.5
5.0
5.5
0 2.5
0 3.0 3.5 4.0 VDD - V 4.5 5.0 5.5
Figure 17. Supply Current vs. Supply Voltage
Figure 18. Power-Down Current vs. Supply Voltage
Figure 19. Supply Current vs. Logic Input Voltage
VDD = 5V TA = 25 C CH2 LDAC
CH1
TA = 25 C VDD = 5V VREF = 2V VDD
TA = 25 C VDD = 5V VREF = 2V
CH1
VOUTA
VOUT
VOUTA
PD
CH2
CH1
CH2
CH1 2V, CH2 200mV, TIME BASE = 200 s/DIV
CH1 1V, CH2 5V, TIME BASE = 5 s/DIV
CH1 500mV, CH2 5V, TIME BASE = 1 s/DIV
Figure 20. Half-Scale Settling (1/4 to 3/4 Scale Code Change)
Figure 21. Power-On Reset to 0 V
Figure 22. Exiting Power-Down to Midscale
-12-
REV. 0
AD5332/AD5333/AD5342/AD5343
0.939 0.938
10 0 -10 -20
dB
VDD = +5V VDD = +3V
FREQUENCY
0.937 0.936
VOUT - Volts
0.935 0.934 0.933 0.932 0.931 0.930
-30 -40 -50 -60 0.01
0 100
150
200
250 300 IDD - A
350
400
0.929 500 ns/DIV
0.1
1 10 100 FREQUENCY - kHz
1k
10k
Figure 23. IDD Histogram with VDD = 3 V and VDD = 5 V
Figure 24. AD5342 Major-Code Transition Glitch Energy
Figure 25. Multiplying Bandwidth (Small-Signal Frequency Response)
0.2 TA = 25 C VREF = 2V
FULL-SCALE ERROR - %FSR
0
-0.2
-0.4 0 1 2 3 VREF - V 4 5 6
750ns/DIV
Figure 26. Full-Scale Error vs. VREF
4mV/DIV
Figure 27. DAC-DAC Crosstalk
FUNCTIONAL DESCRIPTION
where: D = decimal equivalent of the binary code which is loaded to the DAC register: 0-255 for AD5332 (8 Bits) 0-1023 for AD5333 (10 Bits) 0-4095 for AD5342/AD5343 (12 Bits) N = DAC resolution Gain = Output Amplifier Gain (1 or 2)
VREF
The AD5332/AD5333/AD5342/AD5343 are dual DACs fabricated on a CMOS process with resolutions of 8, 10, 12, and 12 bits, respectively. They are written to using a parallel interface. They operate from single supplies of 2.5 V to 5.5 V and the output buffer amplifiers offer rail-to-rail output swing. The AD5333 and AD5342 have reference inputs that may be buffered to draw virtually no current from the reference source. Their output voltage range may be configured to be 0 to VREF or 0 to 2 VREF. The reference inputs of the AD5332 and AD5343 are unbuffered and their output range is 0 to VREF. The devices have a power-down feature that reduces current consumption to only 80 nA @ 3 V.
Digital-to-Analog Section
The architecture of one DAC channel consists of a reference buffer and a resistor-string DAC followed by an output buffer amplifier. The voltage at the VREF pin provides the reference voltage for the DAC. Figure 28 shows a block diagram of the DAC architecture. Since the input coding to the DAC is straight binary, the ideal output voltage is given by:
VOUT = VREF x D x Gain 2N
REFERENCE BUFFER GAIN INPUT REGISTER DAC REGISTER RESISTOR STRING
BUF
VOUT OUTPUT BUFFER AMPLIFIER
Figure 28. Single DAC Channel Architecture
REV. 0
-13-
AD5332/AD5333/AD5342/AD5343
Resistor String PARALLEL INTERFACE
The resistor string section is shown in Figure 29. It is simply a string of resistors, each of value R. The digital code loaded to the DAC register determines at what node on the string the voltage is tapped off to be fed into the output amplifier. The voltage is tapped off by closing one of the switches connecting the string to the amplifier. Because it is a string of resistors, it is guaranteed monotonic.
VREF R
The AD5332, AD5333, and AD5342 load their data as a single 8-, 10-, or 12-bit word, while the AD5343 loads data as a low byte of 8 bits and a high byte containing 4 bits.
Double-Buffered Interface
The AD5332/AD5333/AD5342/AD5343 DACs all have doublebuffered interfaces consisting of an input register and a DAC register. DAC data, BUF, and GAIN inputs are written to the input register under control of the Chip Select (CS) and Write (WR). Access to the DAC register is controlled by the LDAC function. When LDAC is high, the DAC register is latched and the input register may change state without affecting the contents of the DAC register. However, when LDAC is brought low, the DAC register becomes transparent and the contents of the input register are transferred to it. The gain and buffer control signals are also double-buffered and are only updated when LDAC is taken low. This is useful if the user requires simultaneous updating of all DACs and peripherals. The user may write to both input registers individually and then, by pulsing the LDAC input low, both outputs will update simultaneously. Double-buffering is also useful where the DAC data is loaded in two bytes, as in the AD5343, because it allows the whole data word to be assembled in parallel before updating the DAC register. This prevents spurious outputs that could occur if the DAC register were updated with only the high byte or the low byte. These parts contain an extra feature whereby the DAC register is not updated unless its input register has been updated since the last time that LDAC was brought low. Normally, when LDAC is brought low, the DAC registers are filled with the contents of the input registers. In the case of the AD5332/ AD5333/AD5342/AD5343, the part will only update the DAC register if the input register has been changed since the last time the DAC register was updated. This removes unnecessary crosstalk.
Clear Input (CLR)
R TO OUTPUT AMPLIFIER
R
R
R
Figure 29. Resistor String
DAC Reference Input
The DACs operate with an external reference. The AD5332, AD5333, and AD5342 have separate reference inputs for each DAC, while the AD5343 has a single reference input for both DACs. The reference inputs on the AD5333 and AD5342 may be configured as buffered or unbuffered. The reference inputs of the AD5332 and AD5343 are unbuffered. The buffered/ unbuffered option is controlled by the BUF pin. In buffered mode (BUF = 1) the current drawn from an external reference voltage is virtually zero, as the impedance is at least 10 M. The reference input range is 1 V to VDD. In unbuffered mode (BUF = 0) the user can have a reference voltage as low as 0.25 V and as high as VDD since there is no restriction due to headroom and footroom of the reference amplifier. The impedance is still large at typically 180 k for 0-VREF mode and 90 k for 0-2 VREF mode. If using an external buffered reference (e.g., REF192) there is no need to use the on-chip buffer.
Output Amplifier
CLR is an active low, asynchronous clear that resets the input and DAC registers.
Chip Select Input (CS)
CS is an active low input that selects the device.
Write Input (WR)
The output buffer amplifier is capable of generating output voltages to within 1 mV of either rail. Its actual range depends on VREF, GAIN, the load on VOUT and offset error. If a gain of 1 is selected (GAIN = 0), the output range is 0.001 V to VREF. If a gain of 2 is selected (GAIN = 1), on the AD5333 and AD5342 the output range is 0.001 V to 2 VREF. The output amplifier is capable of driving a load of 2 k to GND or VDD, in parallel with 500 pF to GND or VDD. The source and sink capabilities of the output amplifier can be seen in Figure 15. The slew rate is 0.7 V/s with a half-scale settling time to 0.5 LSB (at 8 bits) of 6 s with the output unloaded. See Figure 20.
WR is an active low input that controls writing of data to the device. Data is latched into the input register on the rising edge of WR. Load DAC Input (LDAC) LDAC transfers data from the input register to the DAC register (and hence updates the outputs). Use of the LDAC function enables double buffering of the DAC data, GAIN and BUF. There are two LDAC modes: Synchronous Mode: In this mode the DAC register is updated after new data is read in on the rising edge of the WR input. LDAC can be tied permanently low or pulsed as in Figure 1. Asynchronous Mode: In this mode the outputs are not updated at the same time that the input register is written to. When LDAC goes low the DAC register is updated with the contents of the input register. REV. 0
-14-
AD5332/AD5333/AD5342/AD5343
High-Byte Enable Input (HBEN) POWER-DOWN MODE
High-Byte Enable is a control input on the AD5343 only that determines if data is written to the high-byte input register or the low-byte input register. The low data byte of the AD5343 consists of data bits 0 to 7 at data inputs DB0 to DB7, while the high byte consists of data bits 8 to 11 at data inputs DB0 to DB3. DB4 to DB7 are ignored during a high byte write, but they may be used for data to set up the reference input as buffered/unbuffered, and buffer amplifier gain. See Figure 32.
HIGH BYTE X X X X DB11 DB10 DB9 DB8
The AD5332/AD5333/AD5342/AD5343 have low power consumption, dissipating typically 0.69 mW with a 3 V supply and 1.5 mW with a 5 V supply. Power consumption can be further reduced when the DACs are not in use by putting them into power-down mode, which is selected by taking pin PD low. When the PD pin is high, the DACs work normally with a typical power consumption of 300 A at 5 V (230 A at 3 V). In powerdown mode, however, the supply current falls to 200 nA at 5 V (80 nA at 3 V) when both DACs are powered down. Not only does the supply current drop, but the output stage is also internally switched from the output of the amplifier, making it open-circuit. This has the advantage that the outputs are three-state while the part is in power-down mode, and provides a defined input condition for whatever is connected to the outputs of the DAC amplifiers. The output stage is illustrated in Figure 31.
LOW BYTE DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 X = UNUSED BIT
Figure 30. Data Format for AD5343
POWER-ON RESET
RESISTOR STRING DAC AMPLIFIER VOUT
The AD5332/AD5333/AD5342/AD5343 are provided with a power-on reset function, so that they power up in a defined state. The power-on state is: * * * * Normal operation Reference input unbuffered 0 - VREF output range Output voltage set to 0 V
POWER-DOWN CIRCUITRY
Figure 31. Output Stage During Power-Down
Both input and DAC registers are filled with zeros and remain so until a valid write sequence is made to the device. This is particularly useful in applications where it is important to know the state of the DAC outputs while the device is powering up.
The bias generator, the output amplifier, the resistor string, and all other associated linear circuitry are all shut down when the power-down mode is activated. However, the contents of the registers are unaffected when in power-down. The time to exit power-down is typically 2.5 s for VDD = 5 V and 5 s when VDD = 3 V. This is the time from a rising edge on the PD pin to when the output voltage deviates from its power-down voltage. See Figure 22.
Table I. AD5332/AD5333/AD5342 Truth Table
CLR 1 1 0 1 1 1
X = don't care.
LDAC 1 1 X 1 1 0
CS 1 X X 0 0 X
WR X 1 X 01 01 X
A0 X X X 0 1 X
Function No Data Transfer No Data Transfer Clear All Registers Load DAC A Input Register Load DAC B Input Register Update DAC Registers
Table II. AD5343 Truth Table
CLR 1 1 0 1 1 1 1 1
X = don't care.
LDAC 1 1 X 1 1 1 1 0
CS 1 X X 0 0 0 0 X
WR X 1 X 01 01 01 01 X
A0 X X X 0 0 1 1 X
HBEN X X X 0 1 0 1 X
Function No Data Transfer No Data Transfer Clear All Registers Load DAC A Low Byte Input Register Load DAC A High Byte Input Register Load DAC B Low Byte Input Register Load DAC B High Byte Input Register Update DAC Registers
REV. 0
-15-
AD5332/AD5333/AD5342/AD5343
SUGGESTED DATABUS FORMATS Driving VDD from the Reference Voltage
In most applications GAIN and BUF are hard-wired. However, if more flexibility is required, they can be included in a databus. This enables you to software program GAIN, giving the option of doubling the resolution in the lower half of the DAC range. In a bused system GAIN and BUF may be treated as data inputs since they are written to the device during a write operation and take effect when LDAC is taken low. This means that the reference buffers and the output amplifier gain of multiple DAC devices can be controlled using common GAIN and BUF lines. The AD5333 and AD5342 databuses must be at least 10, and 12 bits wide respectively, and are best suited to a 16-bit databus system. Examples of data formats for putting GAIN and BUF on a 16bit databus are shown in Figure 32. Note that any unused bits above the actual DAC data may be used for BUF and GAIN.
AD5333
X X X X BUF GAIN DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0
If an output range of zero to VDD is required when the reference inputs are configured as unbuffered, the simplest solution is to connect the reference inputs to VDD. As this supply may not be very accurate, and may be noisy, the devices may be powered from the reference voltage, for example using a 5 V reference such as the ADM663 or ADM666, as shown in Figure 34.
6V TO 16V
0.1 F
10 F
VIN ADM663/ADM666 SENSE VOUT(2) VSET GND SHDN VDD
AD5332/AD5333/ AD5342/AD5343
VREF* 0.1 F GND VOUT*
AD5342
X X BUF GAIN DB11 DB10 DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 X = UNUSED BIT
*ONLY ONE CHANNEL OF VREF AND VOUT SHOWN
Figure 32. GAIN and BUF Data on a 16-Bit Bus
APPLICATIONS INFORMATION Typical Application Circuits
Figure 34. Using an ADM663/ADM666 as Power and Reference to AD5332/AD5333/AD5342/AD5343
Bipolar Operation Using the AD5332/AD5333/AD5342/AD5343
The AD5332/AD5333/AD5342/AD5343 can be used with a wide range of reference voltages, especially if the reference inputs are configured to be unbuffered, in which case the devices offer full, one-quadrant multiplying capability over a reference range of 0.25 V to VDD. More typically, these devices may be used with a fixed, precision reference voltage. Figure 33 shows a typical setup for the devices when using an external reference connected to the unbuffered reference inputs. If the reference inputs are unbuffered, the reference input range is from 0.25 V to VDD, but if the on-chip reference buffers are used, the reference range is reduced. Suitable references for 5 V operation are the AD780 and REF192. For 2.5 V operation, a suitable external reference would be the AD589, a 1.23 V bandgap reference.
VDD = 2.5V TO 5.5V
The AD5332/AD5333/AD5342/AD5343 have been designed for single supply operation, but bipolar operation is achievable using the circuit shown in Figure 35. The circuit shown has been configured to achieve an output voltage range of -5 V < VO < +5 V. Rail-to-rail operation at the amplifier output is achievable using an AD820 or OP295 as the output amplifier. The output voltage for any input code can be calculated as follows:
VO = [(1 + R4/R3) x (R2/(R1 + R2) x (2 x VREF x D/2N)] - R4 x VREF/R3
where: D is the decimal equivalent of the code loaded to the DAC, N is DAC resolution and VREF is the reference voltage input. With: VREF = 2.5 V R1 = R3 = 10 k R2 = R4 = 20 k and VDD = 5 V. VOUT = (10 x D/2N) - 5
VDD = 5V R4 20k
0.1 F VIN
10 F
EXT REF
GND
VDD VOUT VREF* VOUT*
0.1 F 10 F R3 10k VIN EXT REF VDD VOUT GND 0.1 F VREF*
+5V
AD5332/AD5333/ AD5342/AD5343
GND
5V
AD780/REF192 WITH VDD = 5V OR AD589 WITH VDD = 2.5V *ONLY ONE CHANNEL OF VREF AND VOUT SHOWN
AD5332/AD5333/ AD5342/AD5343
VOUT* GND
-5V R1 10k R2 20k
AD780/REF192
WITH VDD = 5V OR AD589 WITH VDD = 2.5V
Figure 33. AD5332/AD5333/AD5342/AD5343 Using External Reference
*ONLY ONE CHANNEL OF VREF AND VOUT SHOWN
Figure 35. Bipolar Operation using the AD5332/AD5333/ AD5342/AD5343
-16-
REV. 0
AD5332/AD5333/AD5342/AD5343
Decoding Multiple AD5332/AD5333/AD5342/AD5343
The CS pin on these devices can be used in applications to decode a number of DACs. In this application, all DACs in the system receive the same data and WR pulses, but only the CS to one of the DACs will be active at any one time, so data will only be written to the DAC whose CS is low. If multiple AD5343s are being used, a common HBEN line will also be required to determine if the data is written to the high-byte or low-byte register of the selected DAC. The 74HC139 is used as a 2- to 4-line decoder to address any of the DACs in the system. To prevent timing errors from occurring, the enable input should be brought to its inactive state while the coded address inputs are changing state. Figure 36 shows a diagram of a typical setup for decoding multiple devices in a system. Once data has been written sequentially to all DACs in a system, all the DACs can be updated simultaneously using a common LDAC line. A common CLR line can also be used to reset all DAC outputs to zero.
AD5332/AD5333/ AD5342/AD5343
A1 HBEN WR LDAC CLR A0 HBEN* WR LDAC CLR CS
Note that the AD5343 has only a single reference input. If using the AD5332, AD5333, or AD5342, both reference inputs must be connected.
5V 0.1 F 10 F VIN VREF VREFA* VREFB* VDD VOUT 1/2 CMP04 PASS/ FAIL 1k FAIL 1k PASS
AD5332/AD5333/ AD5342
VOUTB GND *NOT AD5343
1/6 74HC05
Figure 37. Programmable Window Detector
Programmable Current Source
DATA INPUTS
AD5332/AD5333/ AD5342/AD5343
A0 HBEN* WR LDAC CLR CS 1Y0 1Y1
VDD VCC ENABLE CODED ADDRESS 1G 1A
DATA INPUTS
DATA BUS
Figure 38 shows the AD5332/AD5333/AD5342/AD5343 used as the control element of a programmable current source. In this example, the full-scale current is set to 1 mA. The output voltage from the DAC is applied across the current setting resistor of 4.7 k in series with the 470 adjustment potentiometer, which gives an adjustment of about 5%. Suitable transistors to place in the feedback loop of the amplifier include the BC107 and the 2N3904, which enable the current source to operate from a minimum VSOURCE of 6 V. The operating range is determined by the operating characteristics of the transistor. Suitable amplifiers include the AD820 and the OP295, both having railto-rail operation on their outputs. The current for any digital input code and resistor value can be calculated as follows: I = G x VREF x Where: D mA (2 x R)
N
AD5332/AD5333/ AD5342/AD5343
A0 HBEN* WR LDAC CLR CS
74HC139
1B
1Y2 1Y3
DATA INPUTS
DGND
G is the gain of the buffer amplifier (1 or 2) D is the digital equivalent of the digital input code N is the DAC resolution (8, 10, or 12 bits) R is the sum of the resistor plus adjustment potentiometer in k
VDD = 5V
AD5332/AD5333/ AD5342/AD5343
*AD5343 ONLY A0 HBEN* WR LDAC CLR CS
DATA INPUTS
0.1 F
10 F VSOURCE
Figure 36. Decoding Multiple DAC Devices
AD5332/AD5333/AD5342/AD5343 as a Digitally Programmable Window Detector
VIN
5V VDD VOUT 0.1 F VREF* VOUT*
LOAD
EXT REF
GND
AD5332/AD5333/ AD5342/AD5343
4.7k GND 470
A digitally programmable upper/lower limit detector using the two DACs in the AD5332/AD5333/AD5342 is shown in Figure 37. The upper and lower limits for the test are loaded to DACs A and B which, in turn, set the limits on the CMP04. If a signal at the VIN input is not within the programmed window, an LED will indicate the fail condition.
AD780/REF192
WITH VDD = 5V
*ONLY ONE CHANNEL OF VREF AND VOUT SHOWN
Figure 38. Programmable Current Source
REV. 0
-17-
AD5332/AD5333/AD5342/AD5343
Coarse and Fine Adjustment Using the AD5332/AD5333/ AD5342/AD5343 Power Supply Bypassing and Grounding
The DACs in the AD5332/AD5333/AD5342/AD5343 can be paired together to form a coarse and fine adjustment function, as shown in Figure 39. DAC A is used to provide the coarse adjustment while DAC B provides the fine adjustment. Varying the ratio of R1 and R2 will change the relative effect of the coarse and fine adjustments. With the resistor values shown the output amplifier has unity gain for the DAC A output, so the output range is 0 V to 2.5 V - 1 LSB. For DAC B the amplifier has a gain of 7.6 x 10-3, giving DAC B a range equal to 2 LSBs of DAC A. The circuit is shown with a 2.5 V reference, but reference voltages up to VDD may be used. The op amps indicated will allow a rail-to-rail output swing. Note that the AD5343 has only a single reference input. If using the AD5332, AD5333, or AD5342, both reference inputs must be connected.
VDD = 5V R3 51.2k R4 390 +5V R1 390 VOUTA R2 51.2k
In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board on which the AD5332/AD5333/AD5342/AD5343 is mounted should be designed so that the analog and digital sections are separated, and confined to certain areas of the board. If the device is in a system where multiple devices require an AGND-to-DGND connection, the connection should be made at one point only. The star ground point should be established as closely as possible to the device. The AD5332/AD5333/AD5342/AD5343 should have ample supply bypassing of 10 F in parallel with 0.1 F on the supply located as close to the package as possible, ideally right up against the device. The 10 F capacitors are the tantalum bead type. The 0.1 F capacitor should have low Effective Series Resistance (ESR) and Effective Series Inductance (ESI), like the common ceramic types that provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching. The power supply lines of the device should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching signals such as clocks should be shielded with digital ground to avoid radiating noise to other parts of the board, and should never be run near the reference inputs. Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This reduces the effects of feedthrough through the board. A microstrip technique is by far the best, but not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground plane while signal traces are placed on the solder side.
0.1 F VIN
10 F
VDD VREFA* 0.1 F
EXT V OUT REF
GND
VOUT
AD5332/AD5333/ AD5342/AD5343
VOUTB VREFB* GND
AD780/REF192
WITH VDD = 5V *NOT AD5343
Figure 39. Coarse and Fine Adjustment
-18-
REV. 0
AD5332/AD5333/AD5342/AD5343
Table III. Overview of AD53xx Parallel Devices
Part No. SINGLES AD5330 AD5331 AD5340 AD5341 DUALS AD5332 AD5333 AD5342 AD5343 QUADS AD5334 AD5335 AD5336 AD5344
Resolution DNL 8 10 12 12 8 10 12 12 8 10 10 12 0.25 0.5 1.0 1.0 0.25 0.5 1.0 1.0 0.25 0.5 0.5 1.0
VREF Pins 1 1 1 1 2 2 2 1 2 2 4 4
Settling Time 6 s 7 s 8 s 8 s 6 s 7 s 8 s 8 s 6 s 7 s 7 s 8 s
Additional Pin Functions BUF GAIN HBEN CLR
Package TSSOP TSSOP TSSOP TSSOP TSSOP TSSOP TSSOP TSSOP TSSOP TSSOP TSSOP TSSOP
Pins 20 20 24 20 20 24 28 20 24 24 28 28



Table IV. Overview of AD53xx Serial Devices
Part No. SINGLES AD5300 AD5310 AD5320 AD5301 AD5311 AD5321 DUALS AD5302 AD5312 AD5322 AD5303 AD5313 AD5323 QUADS AD5304 AD5314 AD5324 AD5305 AD5315 AD5325 AD5306 AD5316 AD5326 AD5307 AD5317 AD5327
Resolution 8 10 12 8 10 12 8 10 12 8 10 12 8 10 12 8 10 12 8 10 12 8 10 12
No. of DACS 1 1 1 1 1 1 2 2 2 2 2 2 4 4 4 4 4 4 4 4 4 4 4 4
DNL 0.25 0.5 1.0 0.25 0.5 1.0 0.25 0.5 1.0 0.25 0.5 1.0 0.25 0.5 1.0 0.25 0.5 1.0 0.25 0.5 1.0 0.25 0.5 1.0
Interface SPI SPI SPI 2-Wire 2-Wire 2-Wire SPI SPI SPI SPI SPI SPI SPI SPI SPI 2-Wire 2-Wire 2-Wire 2-Wire 2-Wire 2-Wire SPI SPI SPI
Settling Time 4 s 6 s 8 s 6 s 7 s 8 s 6 s 7 s 8 s 6 s 7 s 8 s 6 s 7 s 8 s 6 s 7 s 8 s 6 s 7 s 8 s 6 s 7 s 8 s
Package SOT-23, MicroSOIC SOT-23, MicroSOIC SOT-23, MicroSOIC SOT-23, MicroSOIC SOT-23, MicroSOIC SOT-23, MicroSOIC MicroSOIC MicroSOIC MicroSOIC TSSOP TSSOP TSSOP MicroSOIC MicroSOIC MicroSOIC MicroSOIC MicroSOIC MicroSOIC TSSOP TSSOP TSSOP TSSOP TSSOP TSSOP
Pins 6, 8 6, 8 6, 8 6, 8 6, 8 6, 8 8 8 8 16 16 16 10 10 10 10 10 10 16 16 16 16 16 16
Visit our web-page at http://www.analog.com/support/standard_linear/selection_guides/AD53xx.html
REV. 0
-19-
AD5332/AD5333/AD5342/AD5343
OUTLINE DIMENSIONS
Dimensions shown in inches and (mm).
20-Lead Thin Shrink Small Outline Package TSSOP (RU-20)
C3829-2.5-4/00 (rev. 0)
8 0 0.028 (0.70) 0.020 (0.50)
8 0 0.028 (0.70) 0.020 (0.50)
8 0 0.028 (0.70) 0.020 (0.50)
0.260 (6.60) 0.252 (6.40)
20
11
0.177 (4.50) 0.169 (4.30) 0.256 (6.50) 0.246 (6.25)
1 10
PIN 1 0.006 (0.15) 0.002 (0.05) 0.0433 (1.10) MAX
SEATING PLANE
0.0256 (0.65) 0.0118 (0.30) BSC 0.0075 (0.19)
0.0079 (0.20) 0.0035 (0.090)
24-Lead Thin Shrink Small Outline Package TSSOP (RU-24)
0.311 (7.90) 0.303 (7.70)
24
13
0.177 (4.50) 0.169 (4.30) 0.256 (6.50) 0.246 (6.25)
1 12
PIN 1 0.006 (0.15) 0.002 (0.05) 0.0433 (1.10) MAX
SEATING PLANE
0.0256 (0.65) 0.0118 (0.30) BSC 0.0075 (0.19)
0.0079 (0.20) 0.0035 (0.090)
28-Lead Thin Shrink Small Outline Package TSSOP (RU-28)
0.386 (9.80) 0.378 (9.60)
28
15
0.256 (6.50) 0.246 (6.25)
1 14
PIN 1 0.006 (0.15) 0.002 (0.05) 0.0433 (1.10) MAX
SEATING PLANE
0.0256 (0.65) BSC
0.0118 (0.30) 0.0075 (0.19)
0.0079 (0.20) 0.0035 (0.090)
-20-
REV. 0
PRINTED IN U.S.A.
0.177 (4.50) 0.169 (4.30)


▲Up To Search▲   

 
Price & Availability of AD5332

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X